The VLSI Design Flow for Program Managers course is designed to help program managers and technical leaders understand the complete semiconductor chip development lifecycle. The course introduces the end-to-end ASIC and SoC design flow from system specification to silicon tape-out, enabling program managers to effectively manage complex VLSI product development programs.
Participants gain strong understanding of how different engineering teams such as RTL designers, verification engineers, physical design engineers, timing engineers, and validation teams collaborate during the chip development lifecycle. The program focuses on design milestones, cross-team coordination, risk management, tape-out planning, and semiconductor project execution.
Foundation Phase – 2 Weeks
Semiconductor fundamentals and VLSI design flow overview
Core Phase – 3 Weeks
Frontend and Backend design flow understanding
Management Phase – 3 Weeks
Semiconductor project planning and program management
Total Duration: 6–8 Weeks Industry-Oriented Training
Flexible training modes allow professionals and managers to learn the VLSI design lifecycle and semiconductor project execution without interrupting their professional responsibilities.
This program equips managers with the technical awareness required to successfully lead ASIC and SoC development programs in semiconductor organizations, ensuring efficient project execution and successful silicon delivery.
| Unit Number | Topic | Duration(mins) |
| 1 | Electronics systems and vlsi flow | 18:23 |
| 2 | Usb devices | 18:13 |
| 3 | Soc architecture | 26:30 |
| 4 | Understanding systems | 19:12 |
| 5 | Revision,ms office | 24:33 |
| 6 | protocols | 47:52 |
| 7 | Registers | 31:01 |
| 8 | Soc,octa core processors | 30:56 |
| 9 | Dft,use case of driver | 17:45 |
| 10 | vlsi,pvt | 18:34 |
| 11 | ASIC/FPGA | 49:51 |
| 12 | Power verification | 22:00 |
| 13 | ASIC team distribution | 32:45 |
| 14 | Asic Design flow | 38:38 |
| 15 | Factors driving vlsi flow | 20:40 |
| 16 | Memory acess latency | 34:39 |
| 17 | Power | 39:35 |
| 18 | Upf,fetention logic | 22:34 |
| 19 | Vlsi front end domain | 30:16 |
| 20 | Clock Domain,rtl integeration flow | 25:12 |
| 21 | Functional verification,lint anylsis | 49:01 |
| 22 | VLSI back end domain flow | 31:44 |
| 23 | Place and route | 17:57 |
| 24 | Tools used in asic design flow | 30:06 |
| 25 | Significance of transistor ih HW | 16:34 |
| 26 | FPGA design flow | 49:09 |
| 27 | TLC coding | 19:44 |
| 28 | Smulation (tool explination) | 27:29 |
| 29 | STA,PVT corner | 51:12 |
| 30 | Lint | 29:09 |
| 31 | UPF | 41:52 |
| 32 | SYNTHESIS | 35:27 |
| 33 | Working with tool | 34:26 |
| 34 | SYNTHESIS flow | 01:32:21 |
| 35 | DFT | 33:19 |
| 36 | SCAN chain operation | 26:26 |
| 37 | measure so explation demonstration | 01:28:59 |
| 38 | PD flow | 27:51 |
| 39 | steps | 29:58 |
| 40 | what is floorplan | 57:05 |
| 41 | Port placement | 28:03 |
| 42 | Macro placement guidelines | 44:14 |
| 43 | Physical only cell | 30:34 |
| 44 | power planning | 48:04 |
| 45 | ASIC PD flow | 44:49 |
| 46 | p1 continution | 38:50 |
| 47 | p2 continution, what is placement | 34:34 |
| 48 | checks after placements | 53:57 |
| 49 | clock tree synthesis | 01:03:46 |
| 50 | routing | 42:36 |
| 51 | DRC flow | 29:21 |
| 52 | STA | 25:36 |
| 53 | Writing Out SDC | 35:06 |
| 54 | Violations | 15:35 |
| 55 | AMS IC DESIGN | 30:26 |
TESTIMONIALS
I enrolled in Frontend Verification training course, firstly about the syllabus, they teach a lot of things I have compared to other classes no-one teaches so many things as VLSIGURU has taught me. The live lectures happen on regular basis which is a combination of theory as well as practicals. The mentors are just awesome they have a very good knowledge about the modules and clear our every doubts.
The admins are very much co-operative and understandable and help you throughout the course.
The concepts taught are in a very simplified manner and every lecture is recorded.
Very much satisfied will recommend to any VLSI enthusiast
VLSIGURU training institute is one of the best training institute for VLSI domain.
They offer best courses for a very low and affordable prices.
I took e-learning courses, the course content and materials are well planned according to the industry requirements.
Their lectures are very detailed and cover all the concepts.
The projects and assignments they give are helpful in cracking a job.
The admin teams is very supportive all the time. I would definitely recommend to others
I have taken training at VLSIGURU for Design and functional verification course through online,
where i got more practical knowledge then usual syllabuses.
I was very much satisfied learning at this training institute.
Especially with the way of teaching, they gave individual attention for each and every students and i had a very good experience
which brought me some confidence for facing any trouble to learn any topics they clarify each stages in training period.
every sessions recorded and can be accessed through their website when required.
The institute also provided hands-on experience with the required tools and provide online access as well.
This institute has highly well experienced real time working professionals as trainers.
thanks to VLSIGURU institute.
I have taken training at VLSIGURU for Design and Verification course through online.
They have very experienced faculty with industrial knowledge.
The trainers explained every concept from the very basic to core concepts with good explanation.
Every doubt has been clarified with patience and in detail.
Every session os recorded and can be accessed through their website when required.
The institute also provided hands-on experience with the required tools and provided online access as well.
VLSIGURU institute also provided lab support to solve and get experience with the tool and gain knowledge on core concepts.
Interview preparation sessions has also been conducted along with mock interviews and training sessions.
It is the best institute to gain knowledge in core domain with affordable prices.
I Thank VLSIGURU for helping me to gain knowledge in the core domain.
Digital and anlog design concepts
Physical Design is the backend implementation stage of ASIC design where RTL netlist is converted into a manufacturable layout (GDSII). It includes floorplanning, placement, clock tree synthesis, routing, timing closure, and signoff verification.